## **Microprocessors & Interfacing**

Interrupts (II)

Lecturer: Annie Guo

COMP9032 Week7

#### **Lecture Overview**

- · Interrupts in AVR
  - External interrupts
  - Internal interrupts
    - · Timers/Counters

COMP9032 Week7

#### **External Interrupts**

- · The external interrupts are triggered through the INT7:0 pins.
  - If enabled, the interrupts can be triggered even if the INT7:0 pins are configured as outputs
    - · This feature provides a way of generating a software
  - Can be triggered by a falling or rising edge or a logic level
    - · Specified in External Interrupt Control Register
      - EICRA (for INT3:0)
      - EICRB (for INT7:4)

COMP9032 Week7

#### **External Interrupts (cont.)**

- · To enable an external interrupt, two bits must be set
  - I bit in SREG
  - INTx bit in EIMSK
- · To generate an external interrupt, the following must be met:
  - The interrupt must be enabled
  - The associated external pin must have a designed signal produced.



#### **EIMSK**

- · External Interrupt Mask Register
  - A bit is set to enable the related interrupt



COMP9032 Week7

#### **EICRA**

- External Interrupt Control Register A
  - For INT0-3
  - Defines the type of signal that activates the external interrupt
    - · on rising or falling edge or level sensed.



| ISCn1 | ISCn0 | Description                                                            |   |
|-------|-------|------------------------------------------------------------------------|---|
| 0     | 0     | The low level of INTn generates an interrupt request                   |   |
| 0     | 1     | Any edge of INTn generates asynchronously an interrupt request         |   |
| 1     | 0     | The falling edge of INTn generates asynchronously an interrupt request |   |
| 1     | 1     | The rising edge of INTn generates asynchronously an interrupt request  |   |
|       |       | COMP9032 Week7                                                         | 6 |





## **Example 1**

 Design a system, where the state of LEDs toggles under the control of the user.



COMP9032 Week7

### **Example 1 (solution)**

- · Use an external interrupt
  - Connect the external interrupt pin to a push button
  - When the button pressed, the interrupt is generated
- · In the assembly code
  - Set up the interrupt
    - · Set up the interrupt vector
    - · Enable the interrupt
  - Write a service routine for this interrupt
    - · Change the display pattern
    - · Write the pattern to the port connected to the LEDs

COMP9032 Week7

#### Code for Example 1 include "m2560def.inc" temp = r16 output = r17 count = r18 ; count number of interrupts PATTERN = 0b01010101 ; set up interrupt vectors jmp RESET INTOaddr jmp EXT\_INTO ; defined in m2560def.inc RESET: ser temp out DDRC, temp out PORTC, temp ; set Port C as output ldi output, PATTERN ; continued COMP9032 Week7



# Code for Example 1 (cont.)

### **Example 2**

- Based on Example 1, implement a software interrupt
  - When there is an overflow in the counter that counts LED toggles, all LEDs are turned on.

COMP9032 Week7 14

## **Example 2 (solution)**

- Use another external interrupt as software interrupt
  - Software generates the external interrupt request
- · In main program, test if there is an overflow,
  - If there is an overflow, write a value (based on the interrupt type chosen) to the pin to invoke the interrupt.

COMP9032 Week7

## **Code for Example 2**

```
.include "mz560det.inc"
.include "my_macros.inc" ; macros for oneSecondDelay

.def temp=r16
.def output = r17
.def count = r18
.equ PATTERN = 0b01010101
.equ OVERFLOW = 0b1111111

rjmp RESET
.org INTOaddr
rjmp EXT_INTO
.org INTJaddr
jmp EXT_INTO
.org imp EXT_INT1

RESET: ; continued
```

## **Code for Example 2 (cont.)**

```
; continued

ser temp
out DRK, temp
Idi output, PATTERN
out PORTC, temp
Idi temp, 000000010
out DDRD, temp
out PORTD, temp

Idi temp, [2 << ISC00] | 2 << ISC10]

sts EICRA, temp

in temp, EIMSK
orl temp, [Ic-(INT1)]
out EIMSK, temp

sei
jmp main

; continued

; set Port D bit 1 as output
out PORTD and INT1 as
; falling edge sensed interrupts
; enable INT0 and INT1
out EIMSK, temp
; enable Global interrupt
jmp main
; continued
```

## **Code for Example 2 (cont.)**



# 



#### **Timers/Counters**

- · Simply binary counters
- · Used in two different modes:
  - Timer
  - Counting time periods
  - Counter
    - Counting the events or something of this nature
- · Can be used to
  - Measure time duration
  - Generate PWM signals
  - Schedule real-time tasks
  - etc.

COMP9032 Week7

#### **Timer/Counters in AVR**

- In AVR, there are 8-bit and 16-bit timers/counters.
  - Timer 0 and Timer 2
    - · 8-bit counters
  - Timer 1, 3-5
    - 16-bit counters
- · Timer/Counter 0 is covered in the next slides
  - Similar designs can be found for other timers
    - See the Atmega2560 data sheet

COMP9032 Week7 22





#### 8-bit Timer/Counter

- The counter can be initialized with
  - 0 (controlled by reset)
- a number (controlled by count signal)
- Can count up or down
  - controlled by direction signal
- Those controlled signals are generated by hardware
  - The control logic is further controlled by programmer by Writing control bits into TCCRnA/TCCRnB
- Output
  - Overflow interrupt request bit
  - Output Compare interrupt request bit
  - OCn bit: Output Compare bit for waveform generation

COMP9032 Week7



#### TIFR<sub>0</sub>

- · Timer/Counter 0 Interrupt Flag Register
  - OCF0 bit is set for a Compare Match between the counter and the data in OCR0(A/B) (Output Compare Register).
    - When (I=1)&&(OCIE0(A/B)=1)&&(OCF0(A/B)=1), the related Timer/Counter Compare Match Interrupt is
  - OCF0(A/B) bit is cleared by hardware when the related interrupt is handled or can be cleared by writing a logic 0 to the flag

0x15 (0x35) Read/Write

Interrupt control bits for Timer/Counters

## TIFR0 (cont.)

- · Timer/Counter Interrupt Flag Register
  - TOV0 bit is set when an overflow occurs in the counter.
- When (I=1)&&(TOIE0=1)&&(TOV0=1), the related Timer/Counter Overflow Interrupt is triggered.
  - In PWM mode, this bit is set when the counter changes counting direction at 0x00
- TOV0 bit is cleared by hardware when the related interrupt is handled or can be cleared by writing a logic 0 to the flag

0x15 (0x35) Initial Value Interrupt control bits for Timer/Counter0

# TCCR0A/B

· Timer Counter Control Register



COMP9032 Week7

#### **TCCR0 Bit Description**

- COM0xn/WGM0n/FOC0:
  - control the mode of operation
    - the behavior of the Timer/Counter and the output, is defined by the combination of the Waveform Generation mode (WGM02:00) and Compare Output mode (COM0x1:0) bits.
    - The simplest mode of operation is the Normal Mode (WGM02:00 =00). In this mode the counting direction is up. The counter rolls over when it passes its maximum 8-bit value (TOP = 0xFF) and then restarts from the bottom (0x00).
- Refer to Mega2560 Data Sheet (pages 118~194) for details.

COMP9032 Week7

30













#### Example 3 ; continued Timer0OVF: ; interrupt subroutine for Timer0 in temp, SREG push temp : Prologue starts. push Yh ; Save all conflict registers in the prologue. push YL push r25 push r24 ; Prologue ends. Idi YL, low(TempCounter) ; Load the address of the temporary Idi YH, high(TempCounter) ; counter. ld r24, Y+ ; Load the value of the temporary counter. ld r25, Y adiw r25:r24, 1 ; Increase the temporary counter by one. ; continued COMP9032 Week7







## **Reading Material**

- Chapter 10: Interrupts and Real-Time Events. Microcontrollers and Microcomputers by Fredrick M. Cady.
- · Mega2560 Data Sheet.
  - External Interrupts.
  - Timer0

COMP9032 Week7

#### **Homework**

What do you need to do to set up an Timer0
 Output Compare Match Interrupt?

COMP9032 Week7

42

#### **Homework**

- 2. An underground oil tank monitor system has the following functions:
  - 1. read(): to read the tank oil level

  - 2. display(): to display the oil level
    3. main(): process a few of basic tasks: if the oil level is below the low limit, do something; if oil level is over the high limit, do something else; and other routine work.

tis required that the display should be updated every 1 minute, reading should be done at least every 10 seconds. Assume read() and display() take 1 ms and 5 ms, respectively. Design a timing schedule for those functions so that the above requirements can be met and the design leads to an easy assembly code implementation.

COMP9032 Week7